沈阳有什么特产| 5月26号什么星座| 狐仙一般找什么人上身| 酸菜鱼的酸菜是什么菜| 黄色上衣配什么颜色裤子| eagle是什么意思| 为什么屎是黑色的| 小孩睡觉张开嘴巴是什么原因| 吃什么解辣最快方法| 解表是什么意思| 五代十国是什么意思| 什么是水肿| 瘴气是什么| 吃芒果后不能吃什么| 荨麻疹打什么针| 牛肉和什么包饺子好吃| 什么是表达方式| 内分泌失调什么意思| 西多士是什么| 辛属什么五行| bcc是什么意思| 脚抽筋吃什么钙片好| 云的五行属性是什么| 草酸是什么| xo酱是什么酱| 遂成大学的遂是什么意思| a型血的孩子父母是什么血型| 3月6日是什么星座| 男人梦见龙是什么征兆| 燕窝是什么做的| 直立倾斜试验阳性是什么病| pretty什么意思| 流脑是什么病| 鼻基底填充用什么材料比较好| 属虎和什么属相最配| UNIQLO什么牌子| 幽门螺旋杆菌感染是什么意思| 成功的反义词是什么| 胸痛是什么原因| 甘油三酯低是什么原因| 西红柿和什么榨汁减肥| 吃什么调节内分泌最快| 梦见刷牙是什么预兆| 大豆是什么豆| 吃虾不能吃什么水果| 氨甲环酸又叫什么名| 人参片泡水喝有什么功效和作用| 难于上青天是什么意思| 木是什么意思| 为什么高铁没有e座| 什么动听四字词语| 梦见大老鼠是什么意思| 什么食物含钾多| 豆蔻年华是什么意思| 马拉松是什么意思| 红旗代表什么生肖| 五行属金什么字最好| maybach是什么车| 九加虎念什么| 乙肝核心抗体偏高是什么意思| 湿疹有什么症状和图| 无中生有是什么意思| 阴道口瘙痒用什么药| 手掌发麻是什么原因| 射精无力吃什么药最佳| 眼睛充血用什么眼药水最好| 第三代身份证什么时候开始办理| 痰湿体质吃什么食物好| 肛裂用什么药膏| 纯钛是什么材质| 儿童尿频什么原因引起的| 牙龈长泡是什么原因| 肾积水是什么病严重吗| 冬瓜为什么叫冬瓜| 脱脂棉是什么| 暖对什么| 尿路感染是什么原因造成的| 喝玉米水有什么好处| 臭嗨是什么意思| 夏天为什么这么热| 塑料袋是什么垃圾| 侵犯是什么意思| 做梦搬家是什么意思| 95年什么生肖| 一路长虹是什么意思| 品相是什么意思| 为什么打牌老输| 晚年是什么意思| soho是什么意思| 倩字五行属什么| 宁波有什么特产| 来月经前有褐色分泌物是什么原因| 两个o型血能生出什么血型的孩子| 骨瘤是什么病| 三联律是什么意思| 上海是什么中心| 圆脸适合什么发型| 血糖高能吃什么| 伏是什么意思| 有何指教是什么意思| 切忌什么意思| 豆浆喝多了有什么坏处| 脚指甲发白是什么原因| 西葫芦不能和什么一起吃| 4像什么| 变蛋吃多了有什么好处和坏处| 什么是白噪音| 结婚23年是什么婚| 引火上身是什么意思| 决明子和什么搭配最好| 利玛窦什么时候来中国| 启攒是什么意思| 午时银花露有什么功效| 歧视什么意思| c14检查前需要注意什么| 啪啪是什么意思| 验孕棒ct分别代表什么| 眼球发黄是什么原因| 跟风是什么意思| 十一月二十六是什么星座| 西瓜适合什么土壤种植| 司局级是什么级别| inf是什么意思| 网易是干什么的| 脱氧核苷酸是什么| ppi是什么| 枣庄古代叫什么| 早餐什么时候吃最好| 以什么之名| 佛陀是什么意思| 鼓刹和碟刹有什么区别| 甲状腺功能减退是什么原因引起的| 手突然抖动是什么原因| 第57个民族是什么民族| 梦到手机丢了什么预兆| 减肥吃什么食物| 什么林什么染| 血糖高检查什么项目| 门第是什么意思| 包装饮用水是什么水| 菊花什么季节开| 大暑是什么时候| 科学是什么| 喝柠檬水对身体有什么好处| 野兽是什么生肖| 男朋友发烧该说些什么| 点数是什么意思| 苏东坡属什么生肖| 恨嫁什么意思| 什么是牙冠| angelababy英文什么意思| 天官是什么意思| 推特为什么注册不了| 立秋抓秋膘吃什么| 遨游是什么意思| dior是什么牌子| 出家当和尚有什么要求| 心慌心跳吃什么药| 红蜘蛛是什么虫| 五个月宝宝可以吃什么水果| 巨蟹座是什么星象| poems是什么意思| 脱肛是什么样子的| 吃了螃蟹不能吃什么| 花中隐士是什么花| 龙跟什么生肖配对最好| 灌肠什么意思| 米索前列醇片是什么药| 草字头加个弓念什么| 风流是什么意思| 仰卧是什么姿势| 什么是十字花科蔬菜| 2043年是什么年| 大小周休息是什么意思| 抗核抗体是检查什么的| lg什么意思| 怀孕二十天有什么反应| 茉莉茶叶属于什么茶| tory burch什么牌子| 常喝三七粉有什么好处| 什么人不能吃秋葵| 憩室炎吃什么药| 增强抵抗力免疫力吃什么| jackjones是什么品牌| 嘴角上扬是什么意思| 玉的主要成分是什么| 孕妇什么时候吃dha效果比较好| 什么叫两会| 04年属猴的是什么命| 甲亢吃什么| 囊腺瘤是什么| 脚出汗用什么药| 褶皱是什么意思| 一动就大汗淋漓是什么原因| 思字属于五行属什么| 怀孕什么时候可以同房| 身痒是什么原因引起的| 乙状结肠管状腺瘤是什么意思| 脾湿吃什么中成药| 热毛巾敷眼睛有什么好处| 孕期长痘痘是什么原因| 红参和人参有什么区别| 见好就收是什么意思| 葛根粉有什么作用| 顾名思义什么意思| 985211大学是什么意思| 目赤是什么意思| yellow是什么颜色| 脚上有水泡是什么原因| 胰腺炎吃什么中成药| 手脚出汗是什么原因| 胆结石吃什么药可以化掉结石| 肺和大肠相表里是什么意思| 吃什么可以提高血小板| 女人不排卵是什么原因造成的| 11月10号是什么星座| 咽喉异物感吃什么药| 春宵一刻值千金是什么意思| 手脱皮吃什么药| 有齿痕吃什么药| 除氯是什么意思| 马齿苋不能和什么一起吃| 紫藤花什么时候开| 咽炎吃什么药效果好| 乙肝是什么病| 共振是什么意思| gucci是什么品牌| 红薯什么时候种植最好| 物理意义是什么意思| 地中海贫血有什么症状| 光绪是慈禧的什么人| 心理健康是什么| 巨蟹女和什么座最配对| 八字缺什么怎么算| 世界杯是什么时候| 氨基酸态氮是什么| 纳豆是什么味道| 为什么经常刷牙还牙黄| 心血管狭窄吃什么药| 口腔溃疡吃什么药好| 世界上最大的岛是什么岛| 脚肿腿肿是什么原因引起的| 无精是什么原因造成的| 黄历今天是什么日子| h2o是什么| uu是什么意思| 林冲的绰号是什么| 看胃挂什么科室| 梦见小葱是什么意思| 血管瘤是什么病严重吗| 经常干呕是什么原因| 肝不好应该吃什么| 舌头发白有齿痕是什么原因| 什么地摇动| 手麻是什么原因| 腻歪是什么意思| 失眠挂什么科室| 土豆可以做什么美食| 吃虾有什么好处| 硫酸是什么| 什么人不宜吃海参| 盆腔积液有什么症状有哪些| 心脏窦性心律什么意思| 金字旁加者念什么| 百度

昆明发文加强控辍保学 每年3月为义务教育宣传月

Acquisition and storage of analog signals Download PDF

Info

Publication number
US4181980A
US4181980A US05/905,991 US90599178A US4181980A US 4181980 A US4181980 A US 4181980A US 90599178 A US90599178 A US 90599178A US 4181980 A US4181980 A US 4181980A
Authority
US
United States
Prior art keywords
source
gate
charge
gate electrode
analog signals
Prior art date
Legal status (The legal status is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the status listed.)
Expired - Lifetime
Application number
US05/905,991
Inventor
Michael R. McCoy
Current Assignee (The listed assignees may be inaccurate. Google has not performed a legal analysis and makes no representation or warranty as to the accuracy of the list.)
Electronic Arrays Inc
Blue Leaf IP Inc
Original Assignee
Electronic Arrays Inc
Priority date (The priority date is an assumption and is not a legal conclusion. Google has not performed a legal analysis and makes no representation as to the accuracy of the date listed.)
Filing date
Publication date
Application filed by Electronic Arrays Inc filed Critical Electronic Arrays Inc
Priority to US05/905,991 priority Critical patent/US4181980A/en
Application granted granted Critical
Publication of US4181980A publication Critical patent/US4181980A/en
Assigned to BLUE LEAF I.P., INC. reassignment BLUE LEAF I.P., INC. ASSIGNMENT OF ASSIGNORS INTEREST (SEE DOCUMENT FOR DETAILS). Assignors: FORD NEW HOLLAND, INC.
Anticipated expiration legal-status Critical
Expired - Lifetime legal-status Critical Current

Links

Images

Classifications

    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C27/00Electric analogue stores, e.g. for storing instantaneous values
    • G11C27/005Electric analogue stores, e.g. for storing instantaneous values with non-volatile charge storage, e.g. on floating gate or MNOS
    • GPHYSICS
    • G11INFORMATION STORAGE
    • G11CSTATIC STORES
    • G11C16/00Erasable programmable read-only memories
    • G11C16/02Erasable programmable read-only memories electrically programmable
    • G11C16/06Auxiliary circuits, e.g. for writing into memory
    • G11C16/10Programming or data input circuits

Definitions

  • the present invention relates to a new and improved method and apparatus for the acquisition and storage of analog signals.
  • nonvolatile semiconductor memory devices are constructed in a variety of ways, notably here the so-called charge trapping devices operating with a structure which can be described as metal silicon-nitride silicon-dioxide silicon, whereby the latter two layers establish the channel between source and drain electrodes in the silicon.
  • a floating gate device having basically a silicon silicon-dioxide silicon struction but an additional silicon gate is embedded in the silicon-dioxide and in complete isolation from the outer silicon electrode (conventional gate), and from the source-to-drain path in the silicon substrate. It should be noted, however, that charge-trapping and floating gate are used frequently synonymously.
  • a nonvolatile charge storage device for storing a charge therein being in direct proportion to the value of an analog signal.
  • the device is presumed to have a conduction channel in a semiconductor substrate along a boundary with an insulating layer; the channel defines or is defined by a source-to-drain path.
  • the insulating (e.g., oxide) layer is further presumed to have embedded a non-insulating layer which is completely isolated by the insulating layer and is capable of receiving charge carriers either through tunneling or through avalanche diode breakdown, as effective across the insulation.
  • the charge is augmented preferably on a pulsating basis, and the effect the charge increase has on the conduction of the device under particular biasing conditions is compared with the analog signal or a representation thereof; the charging process is terminated when the conduction through the channel is a measure or particular representation of the analog signal.
  • FIGURE is a circuit diagram, supplemented by block diagram representation illustrating the preferred embodiment of the present invention.
  • the Figure illustrates an MOS device 10 of the insulated, floating gate variety having a P-conductive silicon substrate and N+ source and drain zones respectively for a source electrode S, a drain electrode D. Therefore, the device operates with an N-channel.
  • device 10 includes a first gate G, being completely embedded in insulating material (e.g., Si O 2 ).
  • the gate G 1 is preferably made of metal or polychrystaline silicon, and is embedded alongside the source-to-drain channel but well insulated therefrom.
  • the thickness of the insulation between gate G 1 , and the substrate depends on the mode of operation for charging the floating gate. Since the substrate is P-conductive, tunneling is preferred as it involves electrons rather than holes.
  • a second, control or terminal gate G 2 is disposed above floating gate G 1 and also well insulated therefrom.
  • the system or device 10 exhibits, basically, two capacitances, one between the gate electrodes G 1 and G 2 , and one between the floating gate G, and the source-to-drain path. Depending upon the electrostatic charge state of gate G 1 , the source-to-drain path is biased by that floating gate to a particular state of conduction, reflecting the charge content of the floating gate G. The nature of the device ensures long term retention of that charge.
  • the device 10 can be operated in the write mode or in the read mode.
  • a transistor 11 being, e.g., of the regular MOS-FET variety, couples a rather high voltage V 1 of about +20 volts to gate G 2 , while concurrently the drain electrode of device 10 is biased to a voltage V 2 , also being about +20 volts, via a second MOS-FET 12.
  • the source electrode of the device is permanently grounded (or connectable to any suitable reference voltage). Biasing of the channel in that fashion ensures the availability of electrons having energy levels to permit tunneling.
  • the device 10 is an N channel device
  • positive voltages on gate G 2 and drain D cause electrons to tunnel through the insulation between the channel and the gate G 1 onto that floating gate.
  • the amount of electrons reaching the gate G 1 , and the charge accumulation on that gate is comparatively little dependent upon the magnitude of the charge voltage, but depends primarily on the duration of the charge as so applied.
  • a significant portion of the channel is near-ground potential, so that indeed an electrical field is set up from control electrode G 2 to the channel permitting the electrons to be driven onto the gate G 1 located in the path of that field.
  • the capacitive coupling between gates G 1 and G 2 is made to be considerably greater than the coupling between G 1 and the channel, so that comparatively very few electrons are drawn off gate G 1 onto gate G 2 .
  • the two transistors 11 and 12 receive control pulses of rather short duration so that each applies the requisite charge voltages for the transfer of charges of definite coulomb quantity for the floating gate G 1 .
  • Charges so applied are cumulative, so that a series of pulses raises the voltage of gate G 1 with reference to the drain-to-source path of device 10.
  • the value of the charge on the floating gate G 1 can be read from the device by applying a rather low but still positive voltage of about 5 volts to the gate G 2 , via a transistor 13.
  • the same signal that gates open transistor 13 is also applied to a transistor 14 which couples the drain electrode of device 10 to a terminal 15.
  • a resistor 16 is also connected to the terminal 15 to apply thereto a voltage V 4 of about 5 volts.
  • the source-to-drain path of device 10 and the resistor 16 act in voltage divider configuration, whereby the voltage drop across the device 10 reflects the state of conduction caused by operation of gate control (G 2 ) but modified as to the threshold of conduction by operation of the charge on gate G 1 .
  • gate G 1 the actual value of the charge state of gate G 1 is really of secondary importance. Decisive is how large a voltage drop can be produced across device 10 and what particular voltage level will terminal 15 assume once transistor 14 has been rendered conductive for readout of device 10.
  • the two transistors 13 and 14 are controlled by a decoder 20 which receives address signals (words) and decodes them for access to the particular device 10.
  • a read control gate 21 applies the decoded address signal to the gate of transistor 13, provided a read clock pulse signal is also applied to the gate 21. That read clock pulse is issued from and by a central control (not shown) cycling, for example, the system to which the illustrated circuit pertains, through alternating read and write cycles.
  • Write clock signals are applied to a gate 22 which receives also the decoded device address signal from circuit 20. These gated write clock signals are not applied directly to the write control transistors 11 and 12, but through a circuit to be described next.
  • Reference numeral 23 is assumed to represent a source of analog signals: that is to say source 23 furnishes one analog signal which is constant or varies, if at all, quite slowly as compared with the clock pulse rate of the system.
  • An algebraic gate 24 couples the source 23 to the inverting input of a differential amplifier 25.
  • gate 24 receives the decoded address signals so that presently source 23 is coupled to the particular circuit as controlling the device 10.
  • the source 23 will conceivably be coupled to other such devices (having different addresses) during different phases of system operation.
  • differential amplifier 25 The non-inverting input of differential amplifier 25 is connected to terminal 15. Therefore, amplifier 25 compares the analog signal from source 23 with the signal level achieved at terminal 15, but only during each read clock period.
  • the output of amplifier 25 is used as logic signal and should be low when the signal at terminal 15 is, e.g., about equal to or higher than the signal in source 23.
  • the output of amplifier 25 should be high as long as the source signal exceeds the signal level of terminal 15.
  • the amplifier 25 should be constructed to provide the low output also during those periods in which a read clock pulse is not effective on gate 21.
  • the output of amplifier 25 is used, for example, to set a flip-flop 26 receiving the read clock signal, e.g., from 21, which is applied to the clocking input of the flip-flop accordingly.
  • the clock sets on the trailing edge of the read clock provided, of course, that a high output is applied by amplifier 25 to the set input of the flip-flop.
  • the flip-flop 26 is reset or erased with each write clock signal from gate 22, on the trailing edge thereof.
  • the set-output of the flip-flop 26 is applied to a gate 27 which is open during the write clock, and the output pulse of that gate 27 is used to gate open the two transistors 11 and 12. It can readily be seen that such a control pulse is fed by gate 27 to transistors 11 and 12 only, if during the previous read cycle amplifier 25 detected that the voltage at terminal 15 is still too low.
  • circuit 20 decodes the address as applied and opens the two gates 21 and 22, so that read and write clock pulses can pass.
  • device 10 holds little or no charge on its floating gate; in other words, it has not previously been programmed. Accordingly, a rather low voltage prevails on terminal 15 causing the amplifier 25 to furnish a high output which sets the flip-flop 26 at the trailing edge of the read clock.
  • a clock pulse from 22 passes gate 27 and opens transistors 11 and 12 so that a charge pulse is applied to the floating gate G 1 .
  • the flip-flop 26 ignores any output charge on amplifier 25 because at the end of the write clock signal the flip-flop 26 is reset, and no clock input is effective.
  • the charge pulse for the floating gate G 1 changes (reduces) the effective impedence of device 10 so that the voltage on terminal 15 has increased.
  • the voltage on terminal 15 is again compared with the analog signal from source 23, and if that latter signal is still lower, flip-flop 26 will be set again on the trailing edge of the read clock. Thus, another charge pulse will be passed to gate G 1 during the following write cycle.
  • a gate 28 responds to the reset state of flip-flop 26 during the next write cycle causing, for example, the addressing circuit to switch to the next address or terminating the operation otherwise.
  • the circuit operates independently from the particulars of the device 10, as long as it stores a charge, which varies the actual conduction and voltage drop across the device in dependence upon that retained charge.
  • the device structure and the necessary operating voltages may vary.
  • one may use avalanche diode breakdown rather than tunneling for charging floating gate G 1 .
  • the analog signal is in effect converted into a period of charging, i.e., the length of that period is made to relate to the analog signal.
  • the relation may or may not be a proportionate one, which is of no importance as long as the resultant charge state causes, under specified drain bias (such as provided during the read cycle), the production of an output voltage which is, in fact, proportionate (or actually equal) to the analog signal.
  • the analog signal has been stored, and will remain stored in dependence upon the charge retention capabilities of the device 10. For the same reasons, it is not important whether the relationship between the charge of the floating gate G 1 and the voltage drop at terminal 15 is a linear one, as long as the relationship is a monotonic one.
  • the trial and error method is clearly preferred and, ultimately, does produce a true charge duration-analog signal conversion. It should be mentioned that the step wise charge augmentation could proceed in the subtractive mode. That is to say the gate electrode G 1 will initially obtain a high charge, and sequentially erase pulses as applied. The output of amplifier 25 will be connected to the reset output of flip-flop 26.

Landscapes

  • Read Only Memory (AREA)
  • Non-Volatile Memory (AREA)

Abstract

An MOS device with a floating gate and a conductively connected gate is operated in that pulses are applied to the latter gate to capacitively charge the floating gate, and the drain potential is compared in-between pulses with the analog signal. Pulse application is stopped when agreement has been reached.

Description

BACKGROUND OF THE INVENTION
The present invention relates to a new and improved method and apparatus for the acquisition and storage of analog signals.
In recent years so-called nonvolatile semiconductor memory devices have been developed. These devices are constructed in a variety of ways, notably here the so-called charge trapping devices operating with a structure which can be described as metal silicon-nitride silicon-dioxide silicon, whereby the latter two layers establish the channel between source and drain electrodes in the silicon. Another type of device is called a floating gate device having basically a silicon silicon-dioxide silicon struction but an additional silicon gate is embedded in the silicon-dioxide and in complete isolation from the outer silicon electrode (conventional gate), and from the source-to-drain path in the silicon substrate. It should be noted, however, that charge-trapping and floating gate are used frequently synonymously.
I refer to a summary treatment of the various devices in a paper by J. J. Chang, "Nonvolatile Semiconductor Memory Devices, Proceedings of the IEEE, Vo. 64, No. 7, July 1976." Either of these devices can also be called a nonvolatile charge storage device. The process of charging the floating gate involves either avalanche breakdown above the insulation between the channel and the floating gate; a typical device is, for example, disclosed in U.S. Pat. No. 3,797,000. Another way of charging the floating gate is through tunnelling requiring a rather thin insulation between gate and channel; a typical device is, for example, disclosed in U.S. Pat. No. 3,500,142. It is believed that neither of the known devices has been used in conjunction with analog signal processing other than processing digitized signals, nor is a suggestion along that line derivable from these references.
DESCRIPTION OF THE INVENTION
It is an object of the present invention to provide a new and improved storage of analog signals.
In accordance with the preferred embodiment of the present invention, it is suggested to use a nonvolatile charge storage device for storing a charge therein being in direct proportion to the value of an analog signal. The device is presumed to have a conduction channel in a semiconductor substrate along a boundary with an insulating layer; the channel defines or is defined by a source-to-drain path. The insulating (e.g., oxide) layer is further presumed to have embedded a non-insulating layer which is completely isolated by the insulating layer and is capable of receiving charge carriers either through tunneling or through avalanche diode breakdown, as effective across the insulation.
In the preferred form of practicing the invention, the charge is augmented preferably on a pulsating basis, and the effect the charge increase has on the conduction of the device under particular biasing conditions is compared with the analog signal or a representation thereof; the charging process is terminated when the conduction through the channel is a measure or particular representation of the analog signal.
DESCRIPTION OF THE DRAWINGS
While the specification concludes with claims particularly pointing out and distinctly claiming the subject matter which is regarded as the invention, it is believed that the invention, the objects and features of the invention and further objects, features and advantages thereof will be better understood from the following description taken in connection with the accompanying drawings in which:
The FIGURE is a circuit diagram, supplemented by block diagram representation illustrating the preferred embodiment of the present invention.
Proceeding now to the detailed description of the drawings the Figure illustrates an MOS device 10 of the insulated, floating gate variety having a P-conductive silicon substrate and N+ source and drain zones respectively for a source electrode S, a drain electrode D. Therefore, the device operates with an N-channel. In addition, device 10 includes a first gate G, being completely embedded in insulating material (e.g., Si O2). The gate G1 is preferably made of metal or polychrystaline silicon, and is embedded alongside the source-to-drain channel but well insulated therefrom. The thickness of the insulation between gate G1, and the substrate depends on the mode of operation for charging the floating gate. Since the substrate is P-conductive, tunneling is preferred as it involves electrons rather than holes. A second, control or terminal gate G2 is disposed above floating gate G1 and also well insulated therefrom.
The system or device 10 exhibits, basically, two capacitances, one between the gate electrodes G1 and G2, and one between the floating gate G, and the source-to-drain path. Depending upon the electrostatic charge state of gate G1, the source-to-drain path is biased by that floating gate to a particular state of conduction, reflecting the charge content of the floating gate G. The nature of the device ensures long term retention of that charge.
The device 10 can be operated in the write mode or in the read mode. In write mode, a transistor 11 being, e.g., of the regular MOS-FET variety, couples a rather high voltage V1 of about +20 volts to gate G2, while concurrently the drain electrode of device 10 is biased to a voltage V2, also being about +20 volts, via a second MOS-FET 12. The source electrode of the device is permanently grounded (or connectable to any suitable reference voltage). Biasing of the channel in that fashion ensures the availability of electrons having energy levels to permit tunneling.
In view of the fact that the device 10 is an N channel device, positive voltages on gate G2 and drain D cause electrons to tunnel through the insulation between the channel and the gate G1 onto that floating gate. The amount of electrons reaching the gate G1, and the charge accumulation on that gate is comparatively little dependent upon the magnitude of the charge voltage, but depends primarily on the duration of the charge as so applied. A significant portion of the channel is near-ground potential, so that indeed an electrical field is set up from control electrode G2 to the channel permitting the electrons to be driven onto the gate G1 located in the path of that field.
The capacitive coupling between gates G1 and G2 is made to be considerably greater than the coupling between G1 and the channel, so that comparatively very few electrons are drawn off gate G1 onto gate G2. Following a charge and upon turning transistors 11 and 12 off electrons which tunneled to gate G1 are trapped and the floating gate G1 is negatively charged relative to the source-to-drain channel, applying, therefore, a negative bias to the channel, raising the threshold of conduction.
For reasons below, the two transistors 11 and 12 receive control pulses of rather short duration so that each applies the requisite charge voltages for the transfer of charges of definite coulomb quantity for the floating gate G1. Charges so applied are cumulative, so that a series of pulses raises the voltage of gate G1 with reference to the drain-to-source path of device 10.
The value of the charge on the floating gate G1 can be read from the device by applying a rather low but still positive voltage of about 5 volts to the gate G2, via a transistor 13. The same signal that gates open transistor 13 is also applied to a transistor 14 which couples the drain electrode of device 10 to a terminal 15. A resistor 16 is also connected to the terminal 15 to apply thereto a voltage V4 of about 5 volts. The source-to-drain path of device 10 and the resistor 16 act in voltage divider configuration, whereby the voltage drop across the device 10 reflects the state of conduction caused by operation of gate control (G2) but modified as to the threshold of conduction by operation of the charge on gate G1.
It should be noted that the actual value of the charge state of gate G1 is really of secondary importance. Decisive is how large a voltage drop can be produced across device 10 and what particular voltage level will terminal 15 assume once transistor 14 has been rendered conductive for readout of device 10. The two transistors 13 and 14 are controlled by a decoder 20 which receives address signals (words) and decodes them for access to the particular device 10. A read control gate 21 applies the decoded address signal to the gate of transistor 13, provided a read clock pulse signal is also applied to the gate 21. That read clock pulse is issued from and by a central control (not shown) cycling, for example, the system to which the illustrated circuit pertains, through alternating read and write cycles. Write clock signals are applied to a gate 22 which receives also the decoded device address signal from circuit 20. These gated write clock signals are not applied directly to the write control transistors 11 and 12, but through a circuit to be described next.
Reference numeral 23 is assumed to represent a source of analog signals: that is to say source 23 furnishes one analog signal which is constant or varies, if at all, quite slowly as compared with the clock pulse rate of the system. An algebraic gate 24 couples the source 23 to the inverting input of a differential amplifier 25. In addition, gate 24 receives the decoded address signals so that presently source 23 is coupled to the particular circuit as controlling the device 10. The source 23 will conceivably be coupled to other such devices (having different addresses) during different phases of system operation.
The non-inverting input of differential amplifier 25 is connected to terminal 15. Therefore, amplifier 25 compares the analog signal from source 23 with the signal level achieved at terminal 15, but only during each read clock period.
The output of amplifier 25 is used as logic signal and should be low when the signal at terminal 15 is, e.g., about equal to or higher than the signal in source 23. The output of amplifier 25 should be high as long as the source signal exceeds the signal level of terminal 15. The amplifier 25 should be constructed to provide the low output also during those periods in which a read clock pulse is not effective on gate 21.
The output of amplifier 25 is used, for example, to set a flip-flop 26 receiving the read clock signal, e.g., from 21, which is applied to the clocking input of the flip-flop accordingly. The clock sets on the trailing edge of the read clock provided, of course, that a high output is applied by amplifier 25 to the set input of the flip-flop. The flip-flop 26 is reset or erased with each write clock signal from gate 22, on the trailing edge thereof.
The set-output of the flip-flop 26 is applied to a gate 27 which is open during the write clock, and the output pulse of that gate 27 is used to gate open the two transistors 11 and 12. It can readily be seen that such a control pulse is fed by gate 27 to transistors 11 and 12 only, if during the previous read cycle amplifier 25 detected that the voltage at terminal 15 is still too low.
The circuit as described, operates as follows: As the specific device 10 and its associated circuitry is addressed, circuit 20 decodes the address as applied and opens the two gates 21 and 22, so that read and write clock pulses can pass.
The latter pulses are, of course, furnished in alternating sequence irrespective of any addressing. Read and write cycles follow and alternate in sequence. Assuming that a read cycle occurs first after addressing, the two transistors 13, 14, are enabled and apply the voltage drop at junction 15 to the non-inverting input of amplifier 25. Concurrently, gate 24 applies the current analog signal from source 23 to the inverting input of amplifier 25.
It is assumed that device 10 holds little or no charge on its floating gate; in other words, it has not previously been programmed. Accordingly, a rather low voltage prevails on terminal 15 causing the amplifier 25 to furnish a high output which sets the flip-flop 26 at the trailing edge of the read clock. During the write cycle that follows, a clock pulse from 22 passes gate 27 and opens transistors 11 and 12 so that a charge pulse is applied to the floating gate G1. The flip-flop 26 ignores any output charge on amplifier 25 because at the end of the write clock signal the flip-flop 26 is reset, and no clock input is effective.
The charge pulse for the floating gate G1 changes (reduces) the effective impedence of device 10 so that the voltage on terminal 15 has increased. During the next read cycle the voltage on terminal 15 is again compared with the analog signal from source 23, and if that latter signal is still lower, flip-flop 26 will be set again on the trailing edge of the read clock. Thus, another charge pulse will be passed to gate G1 during the following write cycle.
It can thus be seen that the charge on floating gate G1 will be augmented as long as the signal level in terminal 15 is not lower than the source 23 voltage. Only after the signal level in terminal 15 increases above the voltage from source 23, flip-flop 26 will not be set during the read cycle that follows the write cycle, which produced that final charge pulse.
A gate 28 responds to the reset state of flip-flop 26 during the next write cycle causing, for example, the addressing circuit to switch to the next address or terminating the operation otherwise.
It can thus be seen that the circuit operates independently from the particulars of the device 10, as long as it stores a charge, which varies the actual conduction and voltage drop across the device in dependence upon that retained charge. The device structure and the necessary operating voltages may vary. Also, one may use avalanche diode breakdown rather than tunneling for charging floating gate G1. In either case, the analog signal is in effect converted into a period of charging, i.e., the length of that period is made to relate to the analog signal. The relation may or may not be a proportionate one, which is of no importance as long as the resultant charge state causes, under specified drain bias (such as provided during the read cycle), the production of an output voltage which is, in fact, proportionate (or actually equal) to the analog signal. Thus, the analog signal has been stored, and will remain stored in dependence upon the charge retention capabilities of the device 10. For the same reasons, it is not important whether the relationship between the charge of the floating gate G1 and the voltage drop at terminal 15 is a linear one, as long as the relationship is a monotonic one.
It can readily be seen that during the process of storing the circuit converts the magnitude of an analog signal into a charge duration period, given by the sum all the write periods needed to complete the charge to obtain equality of the inputs of amplifier 25, without requiring a predetermining or predetermined control of and in regard to the duration of that charging process. It is possible in principle to convert at first the analog signal into an uninterrupted charge duration period, it is clearly impractical to proceed in that manner because now one has to fully account for the conversion characteristics: analog signal-to-period of time-to-charge level-to voltage level at 15. Aside from the fact that this may require the synthesis of a rather complicated characteristics, such a characteristic may vary from device to device. The trial and error method is clearly preferred and, ultimately, does produce a true charge duration-analog signal conversion. It should be mentioned that the step wise charge augmentation could proceed in the subtractive mode. That is to say the gate electrode G1 will initially obtain a high charge, and sequentially erase pulses as applied. The output of amplifier 25 will be connected to the reset output of flip-flop 26.
The invention is not limited to the embodiments described above but all changes and modifications thereof not constituting departures from the spirit and scope of the invention are intended to be included.

Claims (6)

I claim:
1. A device for storing analog signals of variable magnitude as supplied by a source for analog signals, comprising:
a semiconductor device having source and drain electrodes, a channel region covered by insulation, a first gate electrode completely embedded in the insulation above the channel region to establish a floating gate and a second gate electrode above the first gate electrode but isolated therefrom;
a read circuit connected to the semiconductor device to provide an output signal in proportion to any charge on the floating gate;
comparing means connected to the read circuit and to the source for analog signals to provide representations of similarity and dissimilarity between a signal furnished by the source for analog signals and the output signal;
first circuit means conductively connected to the second gate electrode and to the channel region for applying a charge voltage to be effective between the channel region and the second gate to obtain a charge on the floating gate; and
second circuit means connected to the first circuit means and to the comparing means for controlling the first circuit means for obtaining the charge on the floating gate at a level corresponding to the analog signal as provided by the source for analog signals.
2. A device as in claim 1, wherein the first circuit means applies pulses as charge or discharge voltages to the floating gate to sequentially augment the charge thereof; the second means controlling the number of pulses needed to obtain the charge at said level.
3. A device for storing analog signals of variable magnitude as supplied by a source for analog signals, comprising:
a semiconductor device having source and drain electrodes, a channel region covered by insulation, a first gate electrode completely embedded in the insulation above the channel region to establish a floating gate and a second gate electrode above the first gate electrode but isolated therefrom;
a write circuit connected to the second gate electrode and to the channel to apply a voltage therebetween for charging the first gate electrode;
a read circuit connected to the channel to read conduction thereof as determined by the charge on the first gate electrode;
comparing means connected to the source and to the read circuit to determine whether the read conduction corresponds to the analog signal as supplied by the source; and
circuit means connected to the comparing means and to the write circuit, to augment the charge on the first gate electrode until the read conduction corresponds to the analog signal.
4. A device as in claim 3, including means for alternatingly operating the read and write circuits to obtain stepwise augmentation of the charge on the first gate.
5. A device for storing analog signals of variable magnitude as supplied by a source for analog signals, comprising:
a semiconductor device having source and drain electrodes, a channel region covered by insulation, a first gate electrode completely embedded in the insulation above the channel region to establish a floating gate and a second gate electrode above the first gate electrode but isolated therefrom;
an output circuit for the device providing a signal representing stored changes on the floating gate;
circuit means connected to the source and to the second gate to apply to said second gate a sequence of pulses having a voltage time integral that represents the analog signal from the source; and
circuit means connected to control the number of pulses of the sequence so that the output circuit provides an output that agrees with the analog signal from the source.
6. A device for storing analog signals of variable magnitude as supplied by a source for analog signals, comprising:
a semiconductor device having source and drain electrodes, a channel region covered by insulation, a first gate electrode completely embedded in the insulation above the channel region to establish a floating gate and a second gate electrode above the first gate electrode but isolated therefrom;
first circuit means connected to the source-to-drain path of the semiconductor device, to the second gate and to the source, to apply to the first gate a charge representing the analog signal from the source; and
second circuit means connected to the source-to-drain path of the semiconductor device and to the second gate to monitor the current flow through the source-to-drain path of the semiconductor device and providing a signal whose analog value represents the analog signal from the source and a representation of which is stored as a charge on the first gate.
US05/905,991 2025-08-08 2025-08-08 Acquisition and storage of analog signals Expired - Lifetime US4181980A (en)

Priority Applications (1)

Application Number Priority Date Filing Date Title
US05/905,991 US4181980A (en) 2025-08-08 2025-08-08 Acquisition and storage of analog signals

Applications Claiming Priority (1)

Application Number Priority Date Filing Date Title
US05/905,991 US4181980A (en) 2025-08-08 2025-08-08 Acquisition and storage of analog signals

Publications (1)

Publication Number Publication Date
US4181980A true US4181980A (en) 2025-08-08

Family

ID=25421791

Family Applications (1)

Application Number Title Priority Date Filing Date
US05/905,991 Expired - Lifetime US4181980A (en) 2025-08-08 2025-08-08 Acquisition and storage of analog signals

Country Status (1)

Country Link
US (1) US4181980A (en)

Cited By (51)

* Cited by examiner, ? Cited by third party
Publication number Priority date Publication date Assignee Title
WO1981000154A1 (en) * 2025-08-08 2025-08-08 Mostek Corp Programmable read only memory integrated circuit with bitcheck and deprogramming modes and methods for programming and testing said circuit
US4357685A (en) * 2025-08-08 2025-08-08 Sgs-Ates Componenti Elettronici S.P.A. Method of programming an electrically alterable nonvolatile memory
US4404475A (en) * 2025-08-08 2025-08-08 Xicor, Inc. Integrated circuit high voltage pulse generator system
EP0089397A1 (en) * 2025-08-08 2025-08-08 Deutsche ITT Industries GmbH Integrated memory matrix with programmable non volatile cells
US4627027A (en) * 2025-08-08 2025-08-08 Sanyo Electric Co., Ltd. Analog storing and reproducing apparatus utilizing non-volatile memory elements
US4870615A (en) * 2025-08-08 2025-08-08 Kabushiki Kaisha Toshiba Nonvolatile floating gate semiconductor memory device
US4890259A (en) * 2025-08-08 2025-08-08 Information Storage Devices High density integrated circuit analog signal recording and playback system
EP0349775A3 (en) * 2025-08-08 2025-08-08 Eliyahou Harari Flash eeprom memory systems and methods of using them
EP0420822A1 (en) * 2025-08-08 2025-08-08 Centre Suisse D'electronique Et De Microtechnique S.A. Method of storing analogue values and device for its implementation
US5043940A (en) * 2025-08-08 2025-08-08 Eliyahou Harari Flash EEPROM memory systems having multistate storage cells
USH1035H (en) 2025-08-08 2025-08-08 The United States Of America As Represented By The Secretary Of The Navy Non-volatile analog memory circuit with closed-loop control
US5119330A (en) * 2025-08-08 2025-08-08 Oki Electric Industry Co, Ltd. Nonvolatile memory system for multiple value storing
US5126967A (en) * 2025-08-08 2025-08-08 Information Storage Devices, Inc. Writable distributed non-volatile analog reference system and method for analog signal recording and playback
US5164915A (en) * 2025-08-08 2025-08-08 Information Storage Devices, Inc. Cascading analog record/playback devices
US5218569A (en) * 2025-08-08 2025-08-08 Banks Gerald J Electrically alterable non-volatile memory with n-bits per memory cell
US5220531A (en) * 2025-08-08 2025-08-08 Information Storage Devices, Inc. Source follower storage cell and improved method and apparatus for iterative write for integrated circuit analog signal recording and playback
US5239500A (en) * 2025-08-08 2025-08-08 Centre Suisse D'electronique Et De Microtechnique S.A. Process of storing analog quantities and device for the implementation thereof
US5241494A (en) * 2025-08-08 2025-08-08 Information Storage Devices Integrated circuit system for analog signal recording and playback
US5268870A (en) * 2025-08-08 2025-08-08 Eliyahou Harari Flash EEPROM system and intelligent programming and erasing methods therefor
US5293560A (en) * 2025-08-08 2025-08-08 Eliyahou Harari Multi-state flash EEPROM system using incremental programing and erasing methods
US5504699A (en) * 2025-08-08 2025-08-08 Goller; Stuart E. Nonvolatile magnetic analog memory
US5511021A (en) * 2025-08-08 2025-08-08 National Semiconductor Corporation Method for programming a single EPROM or flash memory cell to store multiple levels of data that utilizes a forward-biased source-to-substrate junction
US5550772A (en) * 2025-08-08 2025-08-08 National Semiconductor Corporation Memory array utilizing multi-state memory cells
US5557567A (en) * 2025-08-08 2025-08-08 National Semiconductor Corp. Method for programming an AMG EPROM or flash memory when cells of the array are formed to store multiple bits of data
US5587949A (en) * 2025-08-08 2025-08-08 National Semiconductor Corporation Method for programming an ETOX EPROM or flash memory when cells of the array are formed to store multiple bits of data
US5594685A (en) * 2025-08-08 2025-08-08 National Semiconductor Corporation Method for programming a single EPROM or flash memory cell to store multiple bits of data that utilizes a punchthrough current
US5638320A (en) * 2025-08-08 2025-08-08 Invoice Technology, Inc. High resolution analog storage EPROM and flash EPROM
US5677869A (en) * 2025-08-08 2025-08-08 Intel Corporation Programming flash memory using strict ordering of states
US5680341A (en) * 2025-08-08 2025-08-08 Invoice Technology Pipelined record and playback for analog non-volatile memory
US5687114A (en) * 2025-08-08 2025-08-08 Agate Semiconductor, Inc. Integrated circuit for storage and retrieval of multiple digital bits per nonvolatile memory cell
US5701266A (en) * 2025-08-08 2025-08-08 Intel Corporation Programming flash memory using distributed learning methods
US5729489A (en) * 2025-08-08 2025-08-08 Intel Corporation Programming flash memory using predictive learning methods
EP0833347A1 (en) * 2025-08-08 2025-08-08 STMicroelectronics S.r.l. Programmable reference voltage source, particulary for analog memories
US5737265A (en) * 2025-08-08 2025-08-08 Intel Corporation Programming flash memory using data stream analysis
US5748546A (en) * 2025-08-08 2025-08-08 Intel Corporation Sensing scheme for flash memory with multilevel cells
US5808937A (en) * 2025-08-08 2025-08-08 National Semiconductor Corporation Self-convergent method for programming FLASH and EEPROM memory cells that moves the threshold voltage from an erased threshold voltage range to one of a plurality of programmed threshold voltage ranges
US5892710A (en) * 2025-08-08 2025-08-08 Intel Corporation Method and circuitry for storing discrete amounts of charge in a single memory element
USRE36210E (en) * 2025-08-08 2025-08-08 Texas Instruments Incorporated Circuit and method for erasing EEPROM memory arrays to prevent over-erased cells
US5963480A (en) * 2025-08-08 2025-08-08 Harari; Eliyahou Highly compact EPROM and flash EEPROM devices
US5969986A (en) * 2025-08-08 2025-08-08 Invox Technology High-bandwidth read and write architectures for non-volatile memories
US5991517A (en) * 2025-08-08 2025-08-08 Sandisk Corporation Flash EEprom system with cell by cell programming verification
US6002614A (en) * 2025-08-08 2025-08-08 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
EP1079394A4 (en) * 2025-08-08 2025-08-08 Ultraclean Technology Res Inst Semiconductor memory
US6282145B1 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Array architecture and operating methods for digital multilevel nonvolatile memory integrated circuit system
US6285598B1 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Precision programming of nonvolatile memory cells
US6314025B1 (en) 2025-08-08 2025-08-08 Sandisk Corporation High data rate write process for non-volatile flash memories
US6353554B1 (en) 2025-08-08 2025-08-08 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US6396742B1 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Testing of multilevel semiconductor memory
US6487116B2 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Precision programming of nonvolatile memory cells
US6606267B2 (en) 2025-08-08 2025-08-08 Sandisk Corporation High data rate write process for non-volatile flash memories
US7447069B1 (en) 2025-08-08 2025-08-08 Sandisk Corporation Flash EEprom system

Citations (1)

* Cited by examiner, ? Cited by third party
Publication number Priority date Publication date Assignee Title
US4054864A (en) * 2025-08-08 2025-08-08 Commissariat A L'energie Atomique Method and device for the storage of analog signals

Patent Citations (1)

* Cited by examiner, ? Cited by third party
Publication number Priority date Publication date Assignee Title
US4054864A (en) * 2025-08-08 2025-08-08 Commissariat A L'energie Atomique Method and device for the storage of analog signals

Cited By (125)

* Cited by examiner, ? Cited by third party
Publication number Priority date Publication date Assignee Title
WO1981000154A1 (en) * 2025-08-08 2025-08-08 Mostek Corp Programmable read only memory integrated circuit with bitcheck and deprogramming modes and methods for programming and testing said circuit
US4301535A (en) * 2025-08-08 2025-08-08 Mostek Corporation Programmable read only memory integrated circuit with bit-check and deprogramming modes and methods for programming and testing said circuit
US4357685A (en) * 2025-08-08 2025-08-08 Sgs-Ates Componenti Elettronici S.P.A. Method of programming an electrically alterable nonvolatile memory
US4404475A (en) * 2025-08-08 2025-08-08 Xicor, Inc. Integrated circuit high voltage pulse generator system
EP0089397A1 (en) * 2025-08-08 2025-08-08 Deutsche ITT Industries GmbH Integrated memory matrix with programmable non volatile cells
US4627027A (en) * 2025-08-08 2025-08-08 Sanyo Electric Co., Ltd. Analog storing and reproducing apparatus utilizing non-volatile memory elements
US4870615A (en) * 2025-08-08 2025-08-08 Kabushiki Kaisha Toshiba Nonvolatile floating gate semiconductor memory device
US5043940A (en) * 2025-08-08 2025-08-08 Eliyahou Harari Flash EEPROM memory systems having multistate storage cells
US5712819A (en) * 2025-08-08 2025-08-08 Harari; Eliyahou Flash EEPROM system with storage of sector characteristic information within the sector
EP0349775A3 (en) * 2025-08-08 2025-08-08 Eliyahou Harari Flash eeprom memory systems and methods of using them
US5862081A (en) * 2025-08-08 2025-08-08 Harari; Eliyahou Multi-state flash EEPROM system with defect management including an error correction scheme
US5909390A (en) * 2025-08-08 2025-08-08 Harari; Eliyahou Techniques of programming and erasing an array of multi-state flash EEPROM cells including comparing the states of the cells to desired values
US20050243601A1 (en) * 2025-08-08 2025-08-08 Eliyahou Harari Highly compact Eprom and flash EEprom devices
US5963480A (en) * 2025-08-08 2025-08-08 Harari; Eliyahou Highly compact EPROM and flash EEPROM devices
US5544118A (en) * 2025-08-08 2025-08-08 Harari; Eliyahou Flash EEPROM system cell array with defect management including an error correction scheme
US5568439A (en) * 2025-08-08 2025-08-08 Harari; Eliyahou Flash EEPROM system which maintains individual memory block cycle counts
US5583812A (en) * 2025-08-08 2025-08-08 Harari; Eliyahou Flash EEPROM system cell array with more than two storage states per memory cell
US6570790B1 (en) 2025-08-08 2025-08-08 Sandisk Corporation Highly compact EPROM and flash EEPROM devices
US20030218920A1 (en) * 2025-08-08 2025-08-08 Sandisk Corporation Highly compact Eprom and flash EEprom devices
US5642312A (en) * 2025-08-08 2025-08-08 Harari; Eliyahou Flash EEPROM system cell array with more than two storage states per memory cell
US6914817B2 (en) 2025-08-08 2025-08-08 Sandisk Corporation Highly compact EPROM and flash EEPROM devices
US5268870A (en) * 2025-08-08 2025-08-08 Eliyahou Harari Flash EEPROM system and intelligent programming and erasing methods therefor
US5293560A (en) * 2025-08-08 2025-08-08 Eliyahou Harari Multi-state flash EEPROM system using incremental programing and erasing methods
US5434825A (en) * 2025-08-08 2025-08-08 Harari; Eliyahou Flash EEPROM system cell array with more than two storage states per memory cell
US5835415A (en) * 2025-08-08 2025-08-08 Harari; Eliyahou Flash EEPROM memory systems and methods of using them
US4890259A (en) * 2025-08-08 2025-08-08 Information Storage Devices High density integrated circuit analog signal recording and playback system
WO1990000801A1 (en) * 2025-08-08 2025-08-08 Information Storage Devices, Inc. High density integrated circuit analog signal recording and playback system
EP0394705B1 (en) * 2025-08-08 2025-08-08 Oki Electric Industry Co., Ltd. A nonvolatile memory system for multiple value storing
US5119330A (en) * 2025-08-08 2025-08-08 Oki Electric Industry Co, Ltd. Nonvolatile memory system for multiple value storing
US7447069B1 (en) 2025-08-08 2025-08-08 Sandisk Corporation Flash EEprom system
US20040080988A1 (en) * 2025-08-08 2025-08-08 Sandisk Corporation Flash EEprom system
US7283397B2 (en) 2025-08-08 2025-08-08 Sandisk Corporation Flash EEprom system capable of selective erasing and parallel programming/verifying memory cell blocks
US20050286336A1 (en) * 2025-08-08 2025-08-08 Eliyahou Harari Flash EEprom system
US20080158995A1 (en) * 2025-08-08 2025-08-08 Eliyahou Harari Flash EEPROM System
US7266017B2 (en) 2025-08-08 2025-08-08 Sandisk Corporation Method for selective erasing and parallel programming/verifying of cell blocks in a flash EEprom system
US5991517A (en) * 2025-08-08 2025-08-08 Sandisk Corporation Flash EEprom system with cell by cell programming verification
US6304485B1 (en) 2025-08-08 2025-08-08 San Disk Corporation Flash EEprom system
US6414876B1 (en) 2025-08-08 2025-08-08 Sandisk Corporation Flash EEprom system
US8040727B1 (en) 2025-08-08 2025-08-08 Sandisk Corporation Flash EEprom system with overhead data stored in user data sectors
US20030090941A1 (en) * 2025-08-08 2025-08-08 Eliyahou Harari Flash EEprom system
EP0420822A1 (en) * 2025-08-08 2025-08-08 Centre Suisse D'electronique Et De Microtechnique S.A. Method of storing analogue values and device for its implementation
FR2652671A1 (en) * 2025-08-08 2025-08-08 Suisse Electronique Microtech METHOD FOR STORING ANALOGUE QUANTITIES AND DEVICE FOR IMPLEMENTING SAME.
US5239500A (en) * 2025-08-08 2025-08-08 Centre Suisse D'electronique Et De Microtechnique S.A. Process of storing analog quantities and device for the implementation thereof
USRE36210E (en) * 2025-08-08 2025-08-08 Texas Instruments Incorporated Circuit and method for erasing EEPROM memory arrays to prevent over-erased cells
USH1035H (en) 2025-08-08 2025-08-08 The United States Of America As Represented By The Secretary Of The Navy Non-volatile analog memory circuit with closed-loop control
US5241494A (en) * 2025-08-08 2025-08-08 Information Storage Devices Integrated circuit system for analog signal recording and playback
US5126967A (en) * 2025-08-08 2025-08-08 Information Storage Devices, Inc. Writable distributed non-volatile analog reference system and method for analog signal recording and playback
US5164915A (en) * 2025-08-08 2025-08-08 Information Storage Devices, Inc. Cascading analog record/playback devices
US5220531A (en) * 2025-08-08 2025-08-08 Information Storage Devices, Inc. Source follower storage cell and improved method and apparatus for iterative write for integrated circuit analog signal recording and playback
US6104640A (en) * 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-violatile memory with N-bits per cell
US7075825B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with n-bits per cell
US6584012B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with N-bits per cell
US5764571A (en) * 2025-08-08 2025-08-08 Btg Usa Inc. Electrically alterable non-volatile memory with N-bits per cell
US6724656B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with n-bits per cell
US5218569A (en) * 2025-08-08 2025-08-08 Banks Gerald J Electrically alterable non-volatile memory with n-bits per memory cell
US6404675B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with n-bits per cell
US20040179397A1 (en) * 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with n-bits per cell
US6356486B1 (en) 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with n-bits per cell
US20080219049A1 (en) * 2025-08-08 2025-08-08 Banks Gerald J Electrically alterable non-volatile memory with n-bits per cell
US20040242009A1 (en) * 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with n-bits per cell
US6344998B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with N-Bits per cell
US6002614A (en) * 2025-08-08 2025-08-08 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US6343034B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with n-bits per cell
US20060221687A1 (en) * 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with n-bits per cell
US6243321B1 (en) 2025-08-08 2025-08-08 Btg Int Inc Electrically alterable non-volatile memory with n-bits per cell
US6246613B1 (en) 2025-08-08 2025-08-08 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US6339545B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with n-bits per cell
US6327189B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with n-bits per cell
US6324121B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with n-bits per cell
US6870763B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Electrically alterable non-volatile memory with n-bits per cell
US5892710A (en) * 2025-08-08 2025-08-08 Intel Corporation Method and circuitry for storing discrete amounts of charge in a single memory element
US6091618A (en) * 2025-08-08 2025-08-08 Intel Corporation Method and circuitry for storing discrete amounts of charge in a single memory element
US5504699A (en) * 2025-08-08 2025-08-08 Goller; Stuart E. Nonvolatile magnetic analog memory
US5748546A (en) * 2025-08-08 2025-08-08 Intel Corporation Sensing scheme for flash memory with multilevel cells
US5828616A (en) * 2025-08-08 2025-08-08 Intel Corporation Sensing scheme for flash memory with multilevel cells
US5751635A (en) * 2025-08-08 2025-08-08 Invoice Technology, Inc. Read circuits for analog memory cells
US5687115A (en) * 2025-08-08 2025-08-08 Invoice Technology, Inc. Write circuits for analog memory
US5638320A (en) * 2025-08-08 2025-08-08 Invoice Technology, Inc. High resolution analog storage EPROM and flash EPROM
US5694356A (en) * 2025-08-08 2025-08-08 Invoice Technology, Inc. High resolution analog storage EPROM and flash EPROM
US5594685A (en) * 2025-08-08 2025-08-08 National Semiconductor Corporation Method for programming a single EPROM or flash memory cell to store multiple bits of data that utilizes a punchthrough current
US5808937A (en) * 2025-08-08 2025-08-08 National Semiconductor Corporation Self-convergent method for programming FLASH and EEPROM memory cells that moves the threshold voltage from an erased threshold voltage range to one of a plurality of programmed threshold voltage ranges
US5550772A (en) * 2025-08-08 2025-08-08 National Semiconductor Corporation Memory array utilizing multi-state memory cells
US5511021A (en) * 2025-08-08 2025-08-08 National Semiconductor Corporation Method for programming a single EPROM or flash memory cell to store multiple levels of data that utilizes a forward-biased source-to-substrate junction
US7068542B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US7006384B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US7286414B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US20060193180A1 (en) * 2025-08-08 2025-08-08 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US8570814B2 (en) 2025-08-08 2025-08-08 Mlc Intellectual Property, Llc Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US6353554B1 (en) 2025-08-08 2025-08-08 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US7911851B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US6714455B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US6434050B2 (en) 2025-08-08 2025-08-08 Btg International Inc. Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US20040136237A1 (en) * 2025-08-08 2025-08-08 Btg International Inc. Memory apparatus including programable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell
US5557567A (en) * 2025-08-08 2025-08-08 National Semiconductor Corp. Method for programming an AMG EPROM or flash memory when cells of the array are formed to store multiple bits of data
US5587949A (en) * 2025-08-08 2025-08-08 National Semiconductor Corporation Method for programming an ETOX EPROM or flash memory when cells of the array are formed to store multiple bits of data
US6462986B1 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Integrated circuit for storage and retrieval of multiple digital bits per nonvolatile memory cell
US5687114A (en) * 2025-08-08 2025-08-08 Agate Semiconductor, Inc. Integrated circuit for storage and retrieval of multiple digital bits per nonvolatile memory cell
US5905673A (en) * 2025-08-08 2025-08-08 Agate Semiconductor, Inc. Integrated circuit for storage and retrieval of multiple digital bits per nonvolatile memory cell
US5701266A (en) * 2025-08-08 2025-08-08 Intel Corporation Programming flash memory using distributed learning methods
US5737265A (en) * 2025-08-08 2025-08-08 Intel Corporation Programming flash memory using data stream analysis
US5729489A (en) * 2025-08-08 2025-08-08 Intel Corporation Programming flash memory using predictive learning methods
US5677869A (en) * 2025-08-08 2025-08-08 Intel Corporation Programming flash memory using strict ordering of states
US5680341A (en) * 2025-08-08 2025-08-08 Invoice Technology Pipelined record and playback for analog non-volatile memory
EP0833347A1 (en) * 2025-08-08 2025-08-08 STMicroelectronics S.r.l. Programmable reference voltage source, particulary for analog memories
US5901085A (en) * 2025-08-08 2025-08-08 Stmicroelectronics, S.R.L. Programmable reference voltage source, particularly for analog memories
US6487116B2 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Precision programming of nonvolatile memory cells
US6285598B1 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Precision programming of nonvolatile memory cells
US7349255B2 (en) 2025-08-08 2025-08-08 Sandisk Corporation High data rate write process for non-volatile flash memories
US20050248986A1 (en) * 2025-08-08 2025-08-08 Wong Sau C High data rate write process for non-volatile flash memories
EP1079394A4 (en) * 2025-08-08 2025-08-08 Ultraclean Technology Res Inst Semiconductor memory
US20030206469A1 (en) * 2025-08-08 2025-08-08 Wong Sau C. High data rate write process for non-volatile flash memories
US6606267B2 (en) 2025-08-08 2025-08-08 Sandisk Corporation High data rate write process for non-volatile flash memories
US5969986A (en) * 2025-08-08 2025-08-08 Invox Technology High-bandwidth read and write architectures for non-volatile memories
US6944058B2 (en) 2025-08-08 2025-08-08 Sandisk Corporation High data rate write process for non-volatile flash memories
US6314025B1 (en) 2025-08-08 2025-08-08 Sandisk Corporation High data rate write process for non-volatile flash memories
US20090147579A1 (en) * 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Non-volatile memory systems and methods including page read and/or configuration features
US20070159904A1 (en) * 2025-08-08 2025-08-08 Tran Hieu V Wide dynamic range and high speed voltage mode sensing for a multilevel digital non-volatile memory
US7848159B2 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Non-volatile memory systems and methods including page read and/or configuration features
US20110110170A1 (en) * 2025-08-08 2025-08-08 Hieu Van Tran Non-volatile memory systems and methods including page read and/or configuration features
US7471581B2 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Wide dynamic range and high speed voltage mode sensing for a multilevel digital non-volatile memory
US8432750B2 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Non-volatile memory systems and methods including page read and/or configuration features
US6282145B1 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Array architecture and operating methods for digital multilevel nonvolatile memory integrated circuit system
US8614924B2 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Non-volatile memory systems and methods
US9640263B2 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Non-volatile memory systems and methods
US6396742B1 (en) 2025-08-08 2025-08-08 Silicon Storage Technology, Inc. Testing of multilevel semiconductor memory

Similar Documents

Publication Publication Date Title
US4181980A (en) Acquisition and storage of analog signals
US5687115A (en) Write circuits for analog memory
US4628487A (en) Dual slope, feedback controlled, EEPROM programming
US5781477A (en) Flash memory system having fast erase operation
US5677873A (en) Methods of programming flash EEPROM integrated circuit memory devices to prevent inadvertent programming of nondesignated NAND memory cells therein
CN100495574C (en) Method and apparatus for erasing flash memory
US4703196A (en) High voltage precharging circuit
US5347490A (en) Nonvolatile semiconductor memory device
JP2633252B2 (en) Semiconductor storage device
US3909806A (en) Analogue memory device
US5521867A (en) Adjustable threshold voltage conversion circuit
KR900008528A (en) New Structure for Flash Erasing Epiromem Memory
JPH0746515B2 (en) Decoder circuit
JPH07122081A (en) Method and circuit for tunnel effect programming MOSFET transistors
US6473342B2 (en) Methods of operating split-gate type non-volatile memory cells
US4375085A (en) Dense electrically alterable read only memory
JPS60236195A (en) Nonvolatile semiconductor memory
US5831901A (en) Method of programming a memory cell to contain multiple values
US6243299B1 (en) Flash memory system having fast erase operation
US5208772A (en) Gate EEPROM cell
JPS5886777A (en) Setting method for threshold voltage of mnos memory cell
JPH01294297A (en) Non-volatile semiconductor memory device
US5930171A (en) Constant-current source with an EEPROM cell
JPH04359476A (en) Method of rewriting nonvolatile semiconductor memory
JPH08124389A (en) Non-volatile semiconductor memory

Legal Events

Date Code Title Description
AS Assignment 百度 不过,张大千后人却很少有成为画家的。

Owner name: BLUE LEAF I.P., INC., DELAWARE

Free format text: ASSIGNMENT OF ASSIGNORS INTEREST;ASSIGNOR:FORD NEW HOLLAND, INC.;REEL/FRAME:007388/0102

Effective date: 19941215

暮春是什么意思 墓志铭什么意思 权志龙为什么这么火 鹰嘴桃什么时候成熟 真命题是什么意思
覆水难收什么意思 孕妇晚上饿了吃什么好 多保重是什么意思 女子胞指的是什么 收缩毛孔用什么
George是什么意思 dodo是什么意思 星期三左眼皮跳是什么预兆 老是腹泻是什么原因导致的 下肢浮肿是什么原因
温字五行属什么 牙疼吃什么消炎药最好 九宫八卦是什么意思 二级警督是什么级别 流黄鼻涕是什么原因
脚趾第二个比第一个长有什么说法hcv7jop7ns0r.cn fcm是什么意思hcv8jop2ns5r.cn 步履匆匆的意思是什么hcv9jop4ns7r.cn lava是什么意思hcv8jop7ns3r.cn 梦见战争是什么兆头hcv8jop1ns4r.cn
8月23日是什么星座hcv7jop9ns0r.cn 气虚血虚吃什么中成药hcv8jop4ns0r.cn 指什么hcv9jop8ns2r.cn 血糖高能喝什么粥dajiketang.com 每天吃维生素c有什么好处hcv8jop2ns9r.cn
喝酒为什么会头疼hcv8jop6ns4r.cn 什么防辐射最好hcv8jop3ns7r.cn 总是困是什么原因hcv9jop3ns9r.cn 起酥油是什么东西hcv8jop8ns1r.cn ra是什么病hcv8jop2ns5r.cn
岑读什么aiwuzhiyu.com 初次见面说什么hcv9jop5ns4r.cn 肌肉抽筋是什么原因hcv9jop4ns8r.cn 为什么会得卵巢癌hcv8jop0ns9r.cn 共度良宵是什么意思clwhiglsz.com
百度